systemverilog 随机约束outside 实现方法

 sv 随机约束 outside 可通过对inside 约束取反实现。示例如下:
module test_random;
    class randomize_test;
       rand bit [6:0] b;
       rand bit [5:0] e;
    
       constraint c_range{
        !(b inside {[4:20]});
        !(e inside {[63:127]});    
       }
    endclass
    
    initial begin
       randomize_test rand_test;
       for(int i=0; i<10; i++) begin
          rand_test=new();
          rand_test.randomzie();
          $dispaly("b is %0d, e is %0d", rand_test.b, rand_test.e);
       end
     end

endmodule

打印结果:

b is 86, e is 12
b is 127, e is 48
b is 114, e is 51
b is 127, e is 36
b is 103, e is 34
b is 2, e is 37
b is 67, e is 56
b is 94, e is 47 b
is 93, e is 7
b is 87, e is 53

评论
添加红包

请填写红包祝福语或标题

红包个数最小为10个

红包金额最低5元

当前余额3.43前往充值 >
需支付:10.00
成就一亿技术人!
领取后你会自动成为博主和红包主的粉丝 规则
hope_wisdom
发出的红包
实付
使用余额支付
点击重新获取
扫码支付
钱包余额 0

抵扣说明:

1.余额是钱包充值的虚拟货币,按照1:1的比例进行支付金额的抵扣。
2.余额无法直接购买下载,可以购买VIP、付费专栏及课程。

余额充值