74 Ls 390
74 Ls 390
Features
s Dual version of the popular DM74LS90 s DM74LS390...individual clocks for A and B flip-flops provide dual 2 and 5 counters s Direct clear for each 4-bit counter s Dual 4-bit version can significantly improve system densities by reducing counter package count by 50% s Typical maximum count frequency...35 MHz s Buffered outputs reduce possibility of collector commutation
Ordering Code:
Order Number DM74LS390M DM74LS390N Package Number M16A N16E Package Description 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter X to the ordering code.
Connection Diagram
DS006433
www.fairchildsemi.com
DM74LS390
Bi-Quinary (5-2)
(Each Counter) (Note 2) Count 0 1 2 3 4 5 6 7 8 9 Outputs QA L L L L L H H H H H QD L L L L H L L L L H QC L L H H L L L H H L QB L H L H L L H L H L
Outputs QD L L L L L L L L H H QC L L L L H H H H L L QB L L H H L L H H L L QA L H L H L H L H L H
Logic Diagram
www.fairchildsemi.com
DM74LS390
Note 4: CL = 15 pF, RL = 2 k, TA = 25C and VCC = 5V. Note 5: CL = 50 pF, RL = 2 k, TA = 25C and VCC = 5V. Note 6: The symbol () indicates the falling edge of the clear pulse is used for reference. Note 7: TA = 25C and VCC = 5V.
Electrical Characteristics
over recommended operating free air temperature range (unless otherwise noted) Symbol VI VOH VOL Parameter Input Clamp Voltage HIGH Level Output Voltage LOW Level Output Voltage II Input Current @ Max Input Voltage IIH HIGH Level Input Current IIL LOW Level Input Current IOS ICC Short Circuit Output Current Supply Current VCC = Max (Note 9) VCC = Max (Note 10) Conditions VCC = Min, II = 18 mA VCC = Min, IOH = Max VIL = Max, VIH = Min VCC = Min, IOL = Max VIL = Max, VIH = Min IOL = 4 mA, VCC = Min VCC = Max, VI = 7V VCC = Max VI = 5.5V VCC = Max VI = 2.7V VCC = Max, VI = 0.4V Clear A B Clear A B Clear A B 20 15 2.7 3.4 0.35 0.25 0.5 0.4 0.1 0.2 0.4 20 40 80 0.4 1.6 2.4 100 26 mA mA mA A mA Min Typ (Note 8) Max 1.5 Units V V
Note 8: All typicals are at VCC = 5V, TA = 25C. Note 9: Not more than one output should be shorted at a time, and the duration should not exceed one second. Note 10: ICC is measured with all outputs OPEN, both CLEAR inputs grounded following momentary connection to 4.5 and all other inputs grounded.
www.fairchildsemi.com
DM74LS390
Switching Characteristics
at VCC = 5V and TA = 25C RL = 2 k Symbol fMAX tPLH tPHL tPLH tPHL tPLH tPHL tPLH tPHL tPLH tPHL tPHL Parameter Maximum Clock Frequency Propagation Delay Time LOW-to-HIGH Level Output Propagation Delay Time HIGH-to-LOW Level Output Propagation Delay Time LOW-to-HIGH Level Output Propagation Delay Time HIGH-to-LOW Level Output Propagation Delay Time LOW-to-HIGH Level Output Propagation Delay Time HIGH-to-LOW Level Output Propagation Delay Time LOW-to-HIGH Level Output Propagation Delay Time HIGH-to-LOW Level Output Propagation Delay Time LOW-to-HIGH Level Output Propagation Delay Time HIGH-to-LOW Level Output Propagation Delay Time HIGH-to-LOW Level Output From (Input) To (Output) A to QA B to QB A to QA A to QA A to QC A to QC B to QB B to QB B to QC B to QC B to QD B to QD Clear to Any Q CL = 15 pF Min 25 20 20 20 60 60 21 21 39 39 21 21 39 Max CL = 50 pF Min 20 15 24 30 81 81 27 33 51 54 27 33 45 Max MHz ns ns ns ns ns ns ns ns ns ns ns Units
www.fairchildsemi.com
DM74LS390
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow Package Number M16A
www.fairchildsemi.com
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E
Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. LIFE SUPPORT POLICY FAIRCHILDS PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. 6 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com
www.fairchildsemi.com