Transistor Amplifiers (II) : Outline
Transistor Amplifiers (II) : Outline
Outline
• Common-drain amplifier
• Common-gate amplifier
Reading Assignment:
Howe and Sodini; Chapter 8, Sections 8.7-8.9
signal source
RS
signal
vs + load
iSUP RL
vOUT
VBIAS
-
VSS
• A voltage buffer takes the input voltage which may have
a relatively large Thevenin resistance and replicates the
voltage at the output port, which has a low output
resistance
• Input signal is applied to the gate
• Output is taken from the source
• To first order, voltage gain ≈ 1
• Input resistance is high
• Output resistance is low
– Effective voltage buffer stage
signal source
RS
VSS
signal
+ load
vs
iSUP RL
vOUT
VBIAS
-
VSS
gmvgs ro
S
vin
+
roc vout
- -
+ vgs -
+ +
vin gmvgs ro//roc vout
- -
vin = v gs + vout
vout = gm v gs (ro // roc )
Then:
gm
Avo = ≈1
1
gm +
ro // roc
6.012 Spring 2007 4
Input and Output Resistance
Input Impedance : Rin = ∞
Output Impedance:
+ vgs -
it
+
+
RS vin gmvgs ro//roc vt
-
-
vin = 0; vt = -vgs
effectively: it
resistance of
value 1/gm +
gmvt ro//roc vt
-
1 1
Rout = 1 ≈
gm + gm
ro // roc
Small!
Loaded voltage gain:
RL RL
Av = Avo ≈ ≈1
R L + Rout R + 1
L
gm
6.012 Spring 2007 5
Effect of Back Bias
If MOSFET was not fabricated in an isolated p-well,
then body is tied to wafer substrate (connected to VSS)
VDD
signal source
RS
VSS
signal
+ load
vs
iSUP RL
vOUT
VBIAS
-
VSS
Two consequences:
• Bias is affected
– VT depends on VBS
– VBS = VSS – VOUT ≠ 0
gmvgs gmbvbs ro
S
vin
+
roc vout
- B -
vbs=-vout
+ vgs -
+ +
vin gmvgs gmbvout ro//roc vout
- -
gm gm
Avo = ≈ <1
g m + g mb +
1 g m + g mb
ro // roc
Also:
1 1
Rout = ≈
g m + gmb +
1 g m + gmb
ro // roc
6.012 Spring 2007 7
Common-Drain Two-Port Model
1
(gm + gmb)
+ +
+ gm
vin vout
− (gm + gmb) vin
− −
Circuit Parameters
Device* |Avo| Rin Rout
Parameters gm
∝ 1
g m + g mb g m + g mb
ISUP ↑ - - ↓
W↑ - - ↓
µnCox ↑ - - ↓
L↑ - - ↑
iSUP
iOUT signal
load
VSS
RL
signal source
is RS IBIAS
VSS
ISUP
IOUT
VSS
IBIAS
I SUP + IOUT + I BIAS = 0
VSS
vbs=vgs
iout
-
iout
it is gm
-1
gmb
-1
ro
iout
it = −iout ⇒ Aio = = −1
it
Aio is the short circuit current gain.
Not surprising, since in a MOSFET: ig = 0
6.012 Spring 2007 12
Input Resistance
+
vgs=-vt
gmvt gmbvt ro
it vt
roc//RL
-
v t − it (roc // R L )
it − g mv t − gmb v t − =0
ro
Then:
roc // RL
1+
vt 1 ro
Rin = = ≈
it g + g + 1 gm + g mb
m mb
ro
6.012 Spring 2007 13
Output Resistance
+
iin iout
Circuit Parameters
Device* |Aio| Rin Rout
1
Parameters -1 g m + g mb roc //[ro (1 + g m R s )]
ISUP ↑ - ↓ ↓
W↑ - ↓ ↑
µnCox ↑ - ↓ ↑
L↑ - ↑ ↑