Varactor Modeling Methodology For Simulation of The VCO Tuning Sensitivity
Varactor Modeling Methodology For Simulation of The VCO Tuning Sensitivity
273
9.2
Varactor Modeling Methodology for Simulation of the
VCO Tuning Sensitivity
Domagoj sip&' and Andreas Roithmeie?
Infineon Technologies AG, 'CL TD SIM PXI, 'SMS TI RFI PR2
P.O. Box 800949,D-81609 Munich, Germany
E-mail: [email protected]
ABSTRACT
DIFFERENTIAL TUNING SENSITMTY Kvco Kvco, BSIM4 offers bias dependent modeling of channel,
bulk and overlap capacitance and threshold shift due to body
The oscillation frequency rn of a VCO is determined by effect [7].
inductance L and capacitance C of the LC tank. Variation of The varactor model used in the VCO circuit (s. Fig. 8) is
the tuning voltage VmCat the varactors tune port leads to a developed with two types of test structures. RF test
variation of the oscillation frequency. The following structures for S-parameter measurements are used for
derivation shows that all bias dependencies of Kvco are fully extracting a subcircuit model of the varactor. The subcircuit
dependent on the varactor features. The differential tuning model mainly determines the quality factor of the varactor.
sensitivity function Kvco for a VCO with a LC tank is The test structure used for modeling Kvco is described in the
defmed as: next paragraph.
The new methodology is applied here to a NMOS
varactor but it is valid also for PMOS varactors and not
limited to the BSIM4 model. Also other compact models like
EKV [ l l ]orMOS11 [12]couldbeused.
I I _ - - - - I
MODELING METHODOLOGY
Authorized licensed use limited to: J.R.D. Tata Memorial Library Indian Institute of Science Bengaluru. Downloaded on April 20,2024 at 11:54:16 UTC from IEEE Xplore. Restrictions apply.
test system has the advantage that the gate to tune port C,
and gate to bulk capacitances Cgb are measured and so
modeled separately.
For C, measurement (Fig. 4a) the gate voltage V, is the
primary sweep and the bulk voltage Vb is the secondary
sweep. V, is synchronized with Vb. V, starts always at the
value of the current Vb and stops at a V, of 2.9 V plus Vb.Vb
is swept from 0 to -2.9 V.
For C, measurement (Fig. 4b) V, is always swept from 0
to 2.9 V as a primary sweep and Vue is swept from 0 to 2.9
V as a secondary sweep.
0.0 0.5 lo 1.5 2.0 2.5 3.0
b Y. [vl
a
+ P l Fig. 6: Measurement (symbol) and simulation (line)
of mean capacitance,,C
and a V,, of 0.7 V
., vs. V
,, for different VQH
MEASUREMENT RESULTS
-0.5 0.0 0.5 10 1.5 2,O 25 3,O 3.5 In Fig. 8 a schematic view of the 4 GHz VCO is given.
Vo[Vl The VCO was produced in a 0.25 pm BiCMOS technology
[ 131. It is a differential VCO with an active part built of two
Fig. 5: Measurement (symbol) and simulation (line) cross coupled NMOS transistors TI and T2 and a LC tank.
of capacitance Cgtbvs. V, for different V
.,, The capacitance of the tank consists of a predefmed
capacitance C, (1.75 pF) and a tunable differential
The simulated data are calculated with BSIM4 using a varactor. The differential varactor consists of two NMOS
parameter set optimized with the target function k*vco. In varactors V1 and V2 with a gate length of 0.25 pm and a
Fig. 6 measurement and simulation are compared for the total gate width of 720 pm each (Fig. 9). The inductance of
mean capacitance G maccording to (4) vs. V, for the tank consists of a differential coil represented by L1 and
different Vp values and a fixed Vg value of 0.7 V.
Authorized licensed use limited to: J.R.D. Tata Memorial Library Indian Institute of Science Bengaluru. Downloaded on April 20,2024 at 11:54:16 UTC from IEEE Xplore. Restrictions apply.
276
Vtune
-J,-*"DD
I ,
lv2YI
differential
0.0 0.2 O C 0.6 0.8 1.0 1.2 1,4 1.6 l.8 2.0 22 2.4
V,".
4
Rbias
Vc-
\ Tune
device target function k v c based
~ on the d e f ~ t i o nof the
differential kequency tuning sensitivity KVco of a VCO.
BSIM4 model parameters of the varactor are exnacted by
Port fitting measurement and simulation data of this target
Gate1 function. With the extracted varactor model KVCOcan be
simulated accurately. The measurement configuration is
explained to get the necessary measurement data for the
modeling strategy. Extraction of the new target function
Fig. 9: Layout of the differential varactor k'vco for different gate amplitude ranges show that the shape
-
of Kvco vs. tuning voltage is dependent on the oscillation
In Fig. 10 measurement and simulation of the oscillation amplitude, of and
frequency f according to (2) VS. vmefor the circuit are
data can be used to determine the osciliation amplitude.
presented. The small offset in frequency observed in Fig. 10 bowledge of the oscillation amplitude allows to determine
is due to a small deviation of C,,.,. VCO circuit feahlres as quality factor of the LC tank and
Authorized licensed use limited to: J.R.D. Tata Memorial Library Indian Institute of Science Bengaluru. Downloaded on April 20,2024 at 11:54:16 UTC from IEEE Xplore. Restrictions apply.
therefore information on the phase noise of the VCO. The
gate oxide breakdown is related to the oscillation amplitude
which impacts directly the life time of the circuit.
REFERENCES
111 J. Maget, M. Tiebout and R. Kraus ‘‘Influence of
Novel MOS Varacton on the Performance of a
Fully Integrated UMTS VCO in Standard 0.25-pm
CMOS Technology”, IEEE J. Solid-State Circuits,
vol. 37, no. 7, pp. 953-958, July 2002
[2] J. Maget, M. Tiebout, and R. Kraus “Influence of
the MOS varactor gate doping on the performance
of a 2.7 GHz - 4 GHz LC-VCO in standard digital
0.12 pm CMOS technology”, ESSCIRC 2002,
pp. 491-494
[3] T.H. Lee, “The Design of CMOS Radio Frequency
Integrated Circuits”, Cambridge Press, 1998
[4] B. Razahvi, “RF MICROELECTRONICS”, Prentice
Hall, 1997
[5] S. C. Kelly, J. A. Power, M. O’Neill “Optimization
of Integrated RF Varactors on a 0.35 pm BiCMOS
Technology”, ICMTS 2003, pp. 113-117
[6] K. Molnar, G. Rappitsch, Z. Huszka, E. Seebacher,
“MOS Varactor Modeling With a Subcircuit
Utilizing the BSIM3v3 Model” IEEE Trans.
Electron. Dev., vol. 49, No. 7, July 2002, pp. 1206-
1211
[7] X. Xi, K. M. Cao, H. Wan, M. Chan, W. Liu, X. Jin,
C. Hu, “BSIM 4.2.1 MOSFET Model - User’s
Manual”, University of California, Berkley, 2001
http://www-device.eecs.berkeley.eduhsim/
bsin-ent.html
[8] Y . Taw, T.H. Ning, “Fundamentals ofModem
VLSI Devices”, Cambridge Univ. Press, 1998
[9] S. Wolf, “Silicon Processing for the VLSI Era
Vol. 3 The Submicron MOSFET”, Lattice Press,
~
1995
[lo] M. J. Deen, T. A. Fjeldly, “CMOS RF Modeling,
Characterization and Applications”, World
Scientific Pub., 2002
[ 111 EKV MOSFET compact model
http://legwww.epfl.ch/ekv/model.html
[ 121 Philips MOSFET compact model MOSll
http://www.semiconductors.philips.com/
PhilipsModels/mos-models/model1 l/index.html
[13]A. T. Tike et al., “Quarter Micron BiCMOS
Technology Platform with Implanted-Base- or
SiGe-Bipolar Transistor for Wireless
Communication ICs”, to be published
Authorized licensed use limited to: J.R.D. Tata Memorial Library Indian Institute of Science Bengaluru. Downloaded on April 20,2024 at 11:54:16 UTC from IEEE Xplore. Restrictions apply.