711194866800357711192464105866sii Ds 1084 - Public PDF
711194866800357711192464105866sii Ds 1084 - Public PDF
Transmitter
Data Sheet
SiI-DS-1084-D
June 2017
            Contents
            Acronyms in This Document ................................................................................................................................................. 6
            1. General Description ...................................................................................................................................................... 7
              1.1. Video Input ........................................................................................................................................................... 7
              1.2. Audio Input ........................................................................................................................................................... 7
              1.3. HDMI Output ........................................................................................................................................................ 7
              1.4. Control Capability ................................................................................................................................................. 7
              1.5. Packaging .............................................................................................................................................................. 7
            2. Product Family .............................................................................................................................................................. 8
            3. Functional Description .................................................................................................................................................. 9
              3.1. Video Data Input and Conversion ......................................................................................................................... 9
                 3.1.1.    Input Clock Multiplier/Divider .................................................................................................................... 10
                 3.1.2.    Video Data Capture ..................................................................................................................................... 10
                 3.1.3.    Embedded Sync Decoder ............................................................................................................................ 10
                 3.1.4.    Data Enable Generator ............................................................................................................................... 10
                 3.1.5.    Combiner .................................................................................................................................................... 10
                 3.1.6.    4:2:2 to 4:4:4 Upsampler ............................................................................................................................ 10
                 3.1.7.    RGB Range Expansion ................................................................................................................................. 10
                 3.1.8.    Color Space Converter ................................................................................................................................ 11
                 3.1.9.    RGB/YCbCr Range Compression ................................................................................................................. 11
                 3.1.10. 4:4:4 to 4:2:2 Downsampler ....................................................................................................................... 11
                 3.1.11. Clipping ....................................................................................................................................................... 11
                 3.1.12. 18-to-8/10/12/16-Dither ............................................................................................................................ 11
              3.2. Audio Data Capture............................................................................................................................................. 11
              3.3. Framer ................................................................................................................................................................. 11
              3.4. HDCP Encryption Engine/XOR Mask ................................................................................................................... 11
              3.5. HDCP Key ROM ................................................................................................................................................... 12
              3.6. TMDS Transmitter ............................................................................................................................................... 12
              3.7. GPIO .................................................................................................................................................................... 12
              3.8. Hot Plug Detector ............................................................................................................................................... 12
              3.9. CEC Interface ....................................................................................................................................................... 12
              3.10.     DDC Master I2C Interface ................................................................................................................................ 12
              3.11.     Receiver Sense and Interrupt Logic ................................................................................................................ 13
              3.12.     Configuration Logic and Registers .................................................................................................................. 13
              3.13.     I2C Slave Interface ........................................................................................................................................... 13
            4. Electrical Specifications .............................................................................................................................................. 14
              4.1. Absolute Maximum Conditions .......................................................................................................................... 14
              4.2. Normal Operating Conditions ............................................................................................................................. 14
                 4.2.1.    I/O Specifications ........................................................................................................................................ 15
                 4.2.2.    DC Power Supply Specifications .................................................................................................................. 16
              4.3. AC Specifications ................................................................................................................................................. 16
                 4.3.1.    Video/HDMI Timing Specifications ............................................................................................................. 16
                 4.3.2.    Audio AC Timing Specifications ................................................................................................................... 17
                 4.3.3.    Video AC Timing Specifications ................................................................................................................... 18
                 4.3.4.    Control Signal Timing Specifications ........................................................................................................... 18
                 4.3.5.    CEC Timing Specifications ........................................................................................................................... 19
              4.4. Timing Diagrams ................................................................................................................................................. 19
                 4.4.1.    Input Timing Diagrams ................................................................................................................................ 19
                 4.4.2.    Reset Timing Diagrams ............................................................................................................................... 20
                 4.4.3.    TMDS Timing Diagram ................................................................................................................................ 20
                 4.4.4.    Audio Timing Diagrams ............................................................................................................................... 21
                 4.4.5.    I2C Timing Diagrams .................................................................................................................................... 21
            5. Pin Diagram and Descriptions ..................................................................................................................................... 22
                © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                       trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            2                                                                                                                                                                                 SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                        3
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
            Figures
            Figure 1.1. Typical Application for Streaming Sticks ............................................................................................................. 7
            Figure 3.1. SiI9136-3/SiI1136 Functional Block Diagram ...................................................................................................... 9
            Figure 3.2. Transmitter Video Data Processing Path ............................................................................................................ 9
            Figure 4.1. VCCTP Test Point for VCC Noise Tolerance ....................................................................................................... 14
            Figure 4.2. IDCK Clock Duty Cycle ....................................................................................................................................... 19
            Figure 4.3. Control and Data Single-Edge Setup and Hold Times—EDGE = 1 ..................................................................... 19
            Figure 4.4. Control and Data Single-Edge Setup and Hold Times—EDGE = 0 ..................................................................... 19
            Figure 4.5. Control and Data Dual-Edge Setup and Hold Times ......................................................................................... 19
            Figure 4.6. VSYNC and HSYNC Delay Times Based on DE ................................................................................................... 20
            Figure 4.7. DE HIGH and LOW Times .................................................................................................................................. 20
            Figure 4.8. Conditions for Use of RESET# ............................................................................................................................ 20
            Figure 4.9. RESET# Minimum Timings................................................................................................................................. 20
            Figure 4.10. Differential Transition Times .......................................................................................................................... 20
            Figure 4.11. I2S Input Timings ............................................................................................................................................. 21
            Figure 4.12. S/PDIF Input Timings ....................................................................................................................................... 21
            Figure 4.13. MCLK Timings .................................................................................................................................................. 21
            Figure 4.14. DSD Input Timings ........................................................................................................................................... 21
            Figure 4.15. I2C Data Valid Delay (Driving Read Cycle Data) ............................................................................................... 21
            Figure 5.1. Pin Diagram ....................................................................................................................................................... 22
            Figure 6.1. High Speed Data Transmission .......................................................................................................................... 29
            Figure 6.2. High Bitrate Stream Before and After Reassembly and Splitting ...................................................................... 29
            Figure 6.3. High Bitrate Stream After Splitting ................................................................................................................... 29
            Figure 6.4. Simplified Host I2C Interface Using Master DDC Port ....................................................................................... 30
            Figure 6.5. Master I2C Supported Transactions .................................................................................................................. 30
            Figure 6.6. Controller Connections Schematic .................................................................................................................... 32
            Figure 6.7. 8-Bit Color Depth RGB/YCbCr/xvYCC 4:4:4 Timing ........................................................................................... 35
            Figure 6.8. 10-Bit Color Depth RGB/YCbCr/xvYCC 4:4:4 Timing ......................................................................................... 35
            Figure 6.9. 12-Bit Color Depth RGB/YCbCr/xvYCC 4:4:4 Timing ......................................................................................... 35
            Figure 6.10. 8-Bit Color Depth YC 4:2:2 Timing .................................................................................................................. 37
            Figure 6.11. 10-Bit Color Depth YC 4:2:2 Timing................................................................................................................. 37
            Figure 6.12. 12-Bit Color Depth YC 4:2:2 Timing................................................................................................................. 37
            Figure 6.13. 8-Bit Color Depth YC 4:2:2 Embedded Sync Timing ........................................................................................ 39
            Figure 6.14. 10-Bit Color Depth YC 4:2:2 Embedded Sync Timing ...................................................................................... 39
            Figure 6.15. 12-Bit Color Depth YC 4:2:2 Embedded Sync Timing ...................................................................................... 39
            Figure 6.16. 8-Bit Color Depth YC Mux 4:2:2 Timing .......................................................................................................... 40
            Figure 6.17. 10-Bit Color Depth YC Mux 4:2:2 Timing ........................................................................................................ 41
            Figure 6.18. 12-Bit Color Depth YC Mux 4:2:2 Timing ........................................................................................................ 41
            Figure 6.19. 8-Bit Color Depth YC Mux 4:2:2 Embedded Sync Timing ................................................................................ 42
            Figure 6.20. 10-Bit Color Depth YC Mux 4:2:2 Embedded Sync Timing .............................................................................. 43
            Figure 6.21. 12-Bit Color Depth YC Mux 4:2:2 Embedded Sync Timing .............................................................................. 43
            Figure 6.22. 8-Bit Color Depth 4:4:4 Dual Edge Timing ...................................................................................................... 45
            Figure 6.23. 10-Bit Color Depth 4:4:4 Dual Edge Timing .................................................................................................... 45
            Figure 6.24. 12-Bit Color Depth 4:4:4 Dual Edge Timing .................................................................................................... 45
            Figure 6.25. 16-Bit Color Depth 4:4:4 Dual Edge Timing .................................................................................................... 46
            Figure 7.1. Decoupling and Bypass Schematic .................................................................................................................... 47
            Figure 7.2. Decoupling and Bypass Capacitor Placement ................................................................................................... 47
            Figure 8.1. 100-Pin Package Diagram ................................................................................................................................. 50
            Figure 8.2. Marking Diagram .............................................................................................................................................. 51
            Figure 8.3. Alternate Topside Marking ............................................................................................................................... 51
                © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                       trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            4                                                                                                                                                                                 SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
                 Tables
                 Table 2.1. Product Selection Guide ...................................................................................................................................... 8
                 Table 4.1. Absolute Maximum Conditions .......................................................................................................................... 14
                 Table 4.2. Normal Operating Conditions ............................................................................................................................ 14
                 Table 4.3. DC Digital I/O Specifications............................................................................................................................... 15
                 Table 4.4. TMDS I/O Specifications ..................................................................................................................................... 15
                 Table 4.5. DC Specifications ................................................................................................................................................ 16
                 Table 4.6. Video Input AC Specifications ............................................................................................................................ 16
                 Table 4.7. TMDS AC Output Specifications ......................................................................................................................... 16
                 Table 4.8. S/PDIF Input Port Timings .................................................................................................................................. 17
                 Table 4.9. I2S Input Port Timings ......................................................................................................................................... 17
                 Table 4.10. DSD Input Port Timings .................................................................................................................................... 17
                 Table 4.11. Video AC Timing Specifications ........................................................................................................................ 18
                 Table 4.12. Control Signal Timing Specifications ................................................................................................................ 18
                 Table 6.1. RGB to YCbCr Conversion Formulas ................................................................................................................... 26
                 Table 6.2. YCbCr-to-RGB Conversion Formula .................................................................................................................... 26
                 Table 6.3. Control of the Default I2C Addresses with the CI2CA Pin ................................................................................... 27
                 Table 6.4. Supported MCLK Frequencies ............................................................................................................................ 28
                 Table 6.5. Channel Status Bits Used for Word Length ........................................................................................................ 28
                 Table 6.6. Supported 3D and 4K Video Formats ................................................................................................................. 31
                 Table 6.7. Video Input Formats .......................................................................................................................................... 33
                 Table 6.8. RGB/YCbCr 4:4:4 Separate Sync Data Mapping ................................................................................................. 34
                 Table 6.9. YC 4:2:2 Separate Sync Data Mapping ............................................................................................................... 36
                 Table 6.10. YC 4:2:2 Embedded Sync Data Mapping .......................................................................................................... 38
                 Table 6.11. YC Mux 4:2:2 Separate Sync Data Mapping ..................................................................................................... 40
                 Table 6.12. YC Mux 4:2:2 Embedded Sync Data Mapping .................................................................................................. 42
                 Table 6.13. RGB/YCbCr 4:4:4 Separate Sync Dual-Edge Data Mapping .............................................................................. 44
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                        5
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
                © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                       trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            6                                                                                                                                                                                 SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                               SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                  Data Sheet
                     © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                            trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                          7
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
            2. Product Family
            Table 2.1 summarizes the differences between the SiI9136-3/SiI1136 transmitter and the SiI9134 transmitter.
            Table 2.1. Product Selection Guide
                Transmitter                                                                         SiI9134                                   SiI9136                          SiI9136-3/SiI1136
                Video Input
                Digital Video Input Ports                                                                1                                        1                                         1
                I/O Voltage                                                                           3.3 V                                    3.3 V                                     3.3 V
                Core Voltage                                                                          1.8 V                                    1.2 V                                     1.2 V
                Input Pixel Clock Multiply/Divide                                                0.5x, 2x, 4x                              0.5x, 2x, 4x                             0.5x, 2x, 4x
                Maximum Pixel Input Clock Rate                                                     165 MHz                                   165 MHz                                  300 MHz
                Maximum TMDS Output Clock                                                          225 MHz                                   225 MHz                                  300 MHz
                BTA-T1004 Format Support                                                               Yes                                       Yes                                      Yes
                Video Format Conversion
                36-bit and 30-bit Deep Color                                                           Yes                                       Yes                                      Yes
                48-bit Deep Color                                                                       No                                       Yes                                      Yes
                xvYCC                                                                                   No                                       Yes                                      Yes
                YCbCr  RGB CSC                                                                        Yes                                       Yes                                      Yes
                RGB  YCbCr CSC                                                                        Yes                                       Yes                                      Yes
                4:2:2  4:4:4 Upsampling                                                               Yes                                       Yes                                      Yes
                4:4:4  4:2:2 Decimation                                                               Yes                                       Yes                                      Yes
                16–235  0–255 Expansion                                                               Yes                                       Yes                                      Yes
                0–255  16–235 Compression                                                             Yes                                       Yes                                      Yes
                16–235/240 Clipping                                                                    Yes                                       Yes                                      Yes
                Audio Input
                S/PDIF Input Ports                                                                       1                                        1                                         1
                I2S Input Bits                                                                  4 (8-channel)                            4 (8-channel)                             4 (8-channel)
                High Bitrate Audio Support
                                                                                                       Yes                                       Yes                                      Yes
                Compressed DTS-HD and Dolby True-HD
                One-bit Audio (DSD/SACD)                                                               Yes                                      Yes1                                     Yes1
                                                                                              192 kHz on I2S                            192 kHz on I2S                           192 kHz on I2S
                2-Channel Maximum Sample Rate
                                                                                            192 kHz on S/PDIF                         192 kHz on S/PDIF                        192 kHz on S/PDIF
                8-Channel Maximum Sample Rate                                                       192 kHz                                  192 kHz                                   192 kHz
                                                                                            96 kHz to 48 kHz                          96 kHz to 48 kHz                         96 kHz to 48 kHz
                Down Sampling
                                                                                            192 kHz to 48 kHz                         192 kHz to 48 kHz                        192 kHz to 48 kHz
                Internal MCLK Generator                                                                 No                                      Yes2                                     Yes2
                I2C Address Bus
                Device Address Select                                                              CI2CA Pin                                CI2CA Pin                                CI2CA Pin
                Master DDC Bus                                                                         Yes                                       Yes                                      Yes
                Other
                CEC Interface                                                                           No                                       Yes                                      Yes
                xvYCC Gamut Data                                                                       Yes                                       Yes                                      Yes
                3D Support                                                                             Yes                                       Yes                                      Yes
                Programming Interface                                                                   No                                       Yes                                      Yes
                HDCP Reset                                                                   Software Register                        Software Register                         Software Register
              Package                                           100-pin TQFP                                                             100-pin TQFP                              100-pin TQFP
            Notes:
            1. Shared with I2S Input Interface.
            2. Internal MCLK generation is ON by default.
            3. HDCP Reset does not apply to the SiI1136 transmitter.
                © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                       trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            8                                                                                                                                                                                 SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                                   SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                      Data Sheet
                 3. Functional Description
                 Figure 3.1 shows the functional diagram of the SiI9136-3/SiI1136 transmitter. Pin descriptions begin on page 23. A
                 description of each of the blocks shown in the diagram follows the figure. The power domains are described in the Power
                 Domains section on page 29.
                                                                                                                                                                    CEC
                                                                                                                                                                  Interface                     CEC
                                       CSDA                    I2C Slave
                                                               Interface                                          DDC Master                                                                   DSDA
                                          CSCL                                        Configuration               I2C Interface
                                                                                       Logic and                                                                                                DSCL
                                                                                       Registers
                                       CI2CA
                                                                                                                                                                                                INT
                                    RESET#                                                                                                    Hot Plug Detect           Hot-Plug
                                                                                                                                                                        Detector                HPD
                                                                                                                   Receiver Sense
                                                                                                                   and Interrupt Logic
                                                                                                                                                                          GPIO                  GPIO[3:0]
                                          IDCK
                                      D[35:0]
                                                                Video Data Input
                                    HSYNC
                                                                and Conversion
                                    VSYNC                                                                                                                                                         EXT_SWING
                                           DE
                                                                                                                         HDCP              HDCP                                                  TXC±
                                                                                                                         ROM              Encryption                     TMDS
                                  SPDIF_IN                                                                                                                                                       TX0±
                                                                                                                                           Engine                      Transmitter
                                       MCLK                                                                                                                                                      TX1±
                                          SCK                                                                                                                                                    TX2±
                                                                   Audio Data                                                               XOR
                                           WS                       Capture                                            Framer               Mask
                                      SD[3:0]
                                 DL[3],DR[3]
                                                   Input
                                                  Clock
                                IDCK                                                             Clock
                                                 Multiplier/
                                                  Divider                                                Data
                                                                                                                                                                                             YCbCr to
                                                                                    Embedded             DE               HSYNC,                              4:2:2 to 4:4:4
                                D[35:0]                                                                                                    Combiner                                         RGB Color
                                                                                   Sync Decoder                           VSYNC                                Upsampler
                                                                                                                                                                                          Space Converter
                                                                  Video
                                                                  Data
                                                                 Capture             HSYNC,
                                                                                                                                     DE                         bypass 422                  bypass CSC
                                                                                     VSYNC
                                                                                                             Data
                                                                                                            Enable
                               HSYNC
                                                                                                           Generator
                               VSYNC                                                                                                            DE can be explicit input,
                                                                                                                                                decoded from embedded
                                                                                                                                                syncs, or generated from
                                 DE                                                external DE
                                                                                                                                                Hsync and Vsync edges.
bypass Expansion bypass CSC bypass Compression bypass 444 bypass Clipping bypass Dither
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                        9
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
            3.1.5. Combiner
            The clock, data, and sync information is combined into a complete set of signals required for TMDS encoding. From
            here, the signals are manipulated by the register-selected video processing blocks.
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            10                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
                 3.1.11. Clipping
                 The clipping block, when enabled, clips the values of the output video to 16–235 for RGB video or the Y channel, and to
                 16–240 for the Cb and Cr channels.
                 3.1.12. 18-to-8/10/12/16-Dither
                 The 18-to-8/10/12/16-dither block dithers internally processed, 18-bit data to 8, 10, 12, or 16 bits for output on the
                 HDMI link. It can be bypassed to output 10/12-bit modes when supplied by the A/V processor or converted in the
                 decimator and CSC.
                 3.3.          Framer
                 The framer block handles the packetizing and framing of the data stream sent across the HDMI link. Audio and video
                 data packets are inserted into the respective HDMI Video Data and Data Island periods. This block handles the correct
                 insertion of all HDMI packet types.
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   11
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
            3.7.          GPIO
            The SiI9136-3/SiI1136 transmitter has four General Purpose I/O pins. Each pin supports the following functions:
             Input mode: The value can be read through local I2C bus access; an interrupt can be generated on either the falling
                or the rising edge of the input signal.
             Output mode: The value can be set through the local I2C bus access.
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            12                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   13
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
            4. Electrical Specifications
            4.1.          Absolute Maximum Conditions
            Table 4.1. Absolute Maximum Conditions
            Symbol                    Parameter                                                                                 Min           Typ                    Max                   Units        Note
            IOVCC33                   I/O Pin Supply Voltage                                                                    –0.3           —                     4.0                    V            2
            CVCC12                    Digital Core Supply Voltage                                                               –0.5           —                      1.5                       V          2
            AVCC                      Analog Supply Voltage 1.2 V                                                               –0.5           —                      1.5                       V          2
            VI                        Input Voltage                                                                             –0.3           —               IOVCC + 0.3                      V         —
            VO                        Output Voltage                                                                            –0.3           —               IOVCC + 0.3                      V         —
            TJ                        Junction Temperature                                                                        —            —                     125                        C        —
            TSTG                      Storage Temperature                                                                         –65          —                     150                        C        —
            Notes:
            1. Permanent device damage can occur if absolute maximum conditions are exceeded.
            2. Functional operation should be restricted to the conditions described in the Normal Operating Conditions section.
VCCTP
                                                                            Ferrite
                                                                                                                                       VCC
                                                                                                                                             SiI9136-3/
                                                                  0.1 F                                       0.1 F      1 nF               SiI1136
                                                                                                  10 F
GND
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            14                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                     15
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
            4.3.          AC Specifications
            4.3.1. Video/HDMI Timing Specifications
            Under normal operating conditions unless otherwise specified.
            Table 4.6. Video Input AC Specifications
            Symbol               Parameter                                                               Conditions                  Min             Typ           Max           Units            Figure
                                 VSYNC and HSYNC Delay from DE falling
            TDDF                                                                                                —                        1            —              —            TCIP          Figure 4.6
                                 edge
            TDDR                 VSYNC and HSYNC Delay to DE rising edge                                        —                        1            —              —            TCIP          Figure 4.6
            THDE           DE HIGH Time                                           —             —        —        8191       TCIP      Figure 4.7
            TLDE           DE LOW Time                                            —            138*      —          —        TCIP      Figure 4.7
            *Note: TLDE minimum is defined for HDMI mode carrying 480p video with 192 kHz audio, which requires at least 138 pixel clock
            cycles of blanking to carry the audio packets. If only HDCP is running, the minimum DE LOW time is 58 clock cycles, according to the
            HDCP Specification. If neither HDCP nor audio are running, the minimum DE LOW time is 12 clock cycles for TMDS. The minimum
            vertical blanking time is three horizontal line times.
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            16                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                              SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                 Data Sheet
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                    17
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            18                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
TCIP/TCIP12
TDUTY
TCIP
IDCK 50 % 50 %
TSIDR THIDR
                                                     Signals may change only in the unshaded portion of the waveform, to meet both the
                                                     minimum setup and minimum hold time specifications.
Figure 4.3. Control and Data Single-Edge Setup and Hold Times—EDGE = 1
IDCK 50 % 50 %
TSIDF THIDF
                                                           Signals may change only in the unshaded portion of the waveform, to meet both the
                                                           minimum setup and minimum hold time specifications.
Figure 4.4. Control and Data Single-Edge Setup and Hold Times—EDGE = 0
TCIP12
IDCK 50 % 50 %
                                                               Signals may change only in the unshaded portion of the waveform, to meet both the
                                                               minimum setup and minimum hold time specifications.
Figure 4.5. Control and Data Dual-Edge Setup and Hold Times
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   19
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
DE 50% 50%
                                                                                    TDDF                                                                 TDDR
                                         VSYNC, HSYNC
                                                                                                  50%                                      50%
THDE
                                              DE                    2.0 V                                  2.0 V
                                                                                                           0.8 V                                                      0.8 V
                                                                                                                                         TLDE
VCCmax
VCCmin
VCC
                                                                       RESET#
                                                                                                                       TRESET
                                                                              RESET#
                                                                                                                TRESET
80% VOD
20% VOD
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            20                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
TSCKCYC
TSCKDUTY
SCK 50 % 50 %
TI2SSU TI2SHD
TSPCYC
T SPDUTY
50%
SPDIF
TMCLKCYC
TDCKCYC
TDCKDUTY
DCLK 50 % 50 %
TDSDSU TDSDHD
                                                         CSDA, DSDA
                                                                                                 TI2CDVD
CSCL, DSCL
Figure 4.15. I2C Data Valid Delay (Driving Read Cycle Data)
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   21
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
                                                                                                                                                                                                                 EXT_SWING
                                                                                                                                                                                  AVCC
                                                                                                                                             AVCC
                                                                                                                               TX2+
TX1+
TX0+
TXC+
                                                                                                                                                                                                         GND
                                                                                                                                                                                                  TXC-
                                                                                                                                      TX2-
TX1-
                                                                                                                                                                           TX0-
                                               NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
                                                                                                                                                                                                                             NC
                                              75         74    73    72    71       70    69    68    67   66   65   64        63     62     61     60       59     58     57     56     55       54     53      52          51
                             HPD        76                                                                                                                                                                                        50   NC
                           GPIO1        77                                                                                                                                                                                        49   GPIO3
                             D35        78                                                                                                                                                                                        48   GND
D34 79 47 RESET#
                             D33        80                                                                                                                                                                                        46   INT
                             D32        81                                                                                                                                                                                        45   CSCL
                             D31        82                                                                                                                                                                                        44   CSDA
D30 83 43 CI2CA
                             D29        84                                                                                                                                                                                        42   DSCL
                             D28        85                                                                                                                                                                                        41   DSDA
D27 86 40 CEC_A
                              D26       87                                                                 SiI9136-3/SiI1136
                                                                                                                   SiI9136-3                                                                                                      39   GPIO2
                        CVCC12          88                                                                     (Top
                                                                                                                  (TopView)
                                                                                                                       View)                                                                                                      38   CVCC12
                              D25       89                                                                                                                                                                                        37   IOVCC33
D24 90 36 MCLK
                        IOVCC33         91                                                                                                                                                                                        35   SCK
                                                                                                                                              ePad (GND)
                             D23        92                                                                                                                                                                                        34   WS_DR0
                             D22        93                                                                                                                                                                                        33   SD0_DL0
D21 94 32 SD1_DR1
D20 95 31 SD2_DL1
                             D19        96                                                                                                                                                                                        30   SD3_DR2
                             D18        97                                                                                                                                                                                        29   SPDIF_IN_DL2
                             D17        98                                                                                                                                                                                        28   DR3
                             D16        99                                                                                                                                                                                        27   DL3
                            GND         100                                                                                                                                                                                       26   GPIO0
                                               1         2     3     4     5        6     7     8     9    10   11   12        13     14     15     16       17     18     19     20     21       22     23      24          25
                                                                                                                                                    CVCC12
CVCC12
                                                                                                                                                                                                                 HSYNC
                                                                                                      D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
                                                                                                                                                                                                                             DE
                                                                                                                     IOVCC33
                                                         D15
D14
D13
D12
D11
                                                                                                D10
                                               IOVCC33
                                                                                                                                                                                                         VSYNC
                                                                                                                                                                                                  IDCK
                                                                           CVCC12
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            22                                                                                                                                                                                                                                  SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   23
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            24                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   25
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
6. Feature Information
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            26                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   27
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            28                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
                 The High Bitrate audio stream is originally encoded as a single stream. To send the stream over four I 2S lines, the DVD
                 decoder splits it into four streams. Figure 6.2 shows the High Bitrate stream before it has been split into four I2S lines,
                 and Figure 6.3 shows the same audio stream after being split. Each sample requires 16 cycles of the I2S clock (SCK).
Sample 0 Sample 1 Sample 2 Sample 3 Sample 4 Sample 5 ... Sample N-1 Sample N
                                                16-Bits
                             0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
Figure 6.2. High Bitrate Stream Before and After Reassembly and Splitting
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   29
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
SiI9136-3/SiI1136 Transmitter
                                                                                                                                                                          HDMI Connnector
                                                                                      Video                          CEC Programming
                                                                                                                     Interface registers                      HDMI
                                                                                      Audio
                                                                                                                        Transmitter
                                                   MPEG Chip                                                           Programming
                                                                                       I2C                          Interface registers
Figure 6.4. Simplified Host I2C Interface Using Master DDC Port
            The DDC Master Interface supports the I2C transactions specified by the VESA Enhanced Display Data Channel
            Standard. The DDC master block complies with the 100 kHz Standard Mode timing of the I 2C Specification and supports
            slave clock stretching, as required by E-DDC. Figure 6.5 shows the supported transactions and timing sequences.
             Current Read
              S     slv addr + R   As        data 0       Am         data 1     Am                       Am        data n      N/As   P
             Sequential Read
              S    slv addr + W    As     device offset    As   Sr     slv addr + R    As       data 0        Am                      Am        data n    N/As    P
             Sequential Write
              S    slv addr + W    As     device offset    As        data 0     As                       As        data n      N/As   P
             S = start
             Sr = restart
             As = slave acknowledge
             Am = master acknowledge
             N = no ack
             P = stop
             *Do not care for segment 0, ACK for segment 1 and above
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            30                                                                                                                                                                                     SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
                         4K Format                        Extended Definition                        Resolution                     Frame Rate (Hz)                         Input Pixel Clock (MHz)
                                                                                                                                       29.97/30                                296.703/297.000
                                                                       —                            3840 x 2160                           25                                        297.000
                               4K
                                                                                                                                       23.98/24                                296.703/297.000
                                                                   SMPTE                            4096 x 2160                                24                                       297.000
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   31
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
                                                                 IOVCC                                IOVCC
                                                                                                                          Stuff only one of two 4.7 k
                                                                                                                          resistors to set chip I2C address.
                                          C_SDA                                                                                                       CSDA
                                                                                                                                                       CI2CA
4.7 k
                                            GPIO                                                                                                       RESET#
                                          C_CEC                                                                                                       CEC_A
                                            GPIO                                                                                                       INT
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            32                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                    33
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            34                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                               SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                  Data Sheet
                                                     blank       Pixel 0       Pixel 1       Pixel 2       Pixel 3          Pixeln - 1        Pixel n       blank     blank         blank
                                                                  R0[7:0]       R1[7:0]       R2[7:0]       R3[7:0]           Rn-1[7:0]        Rn[7:0]
                                    D[35:20]           val
                                                                 {Cr0[7:0]}    {Cr1[7:0]}    {Cr2[7:0]}    {Cr3[7:0]}        {Crn-1[7:0]}     {Crn[7:0]}
                                                                                                                                                             val         val          val
IDCK
DE
                                    HSYNC,
                                    VSYNC
                                                      blank       Pixel 0       Pixel 1       Pixel 2       Pixel 3          Pixel n - 1       Pixel n      blank      blank        blank
                                                                   R0[9:0]      R1[9:0]       R2[9:0]       R3[9:0]            Rn-1[9:0]        Rn[9:0]
                                     D[35:26]           val
                                                                  {Cr0[9:0]}   {Cr1[9:0]}    {Cr2[9:0]}    {Cr3[9:0]}         {Crn-1[9:0]}     {Crn[9:0]}
                                                                                                                                                              val        val           val
IDCK
DE
                                     HSYNC,
                                     VSYNC
                                                      blank       Pixel 0       Pixel 1       Pixel 2      Pixel 3            Pixel n - 1      Pixel n      blank      blank         blank
                                                                  R0[11:0]      R1[11:0]      R2[11:0]      R3[11:0]           Rn-1[11:0]      Rn[11:0]
                                     D[35:24]           val
                                                                 {Cr0[11:0]}   {Cr1[11:0]}   {Cr2[11:0]}   {Cr3[11:0]}        {Crn-1[11:0]}   {Crn[11:0]}
                                                                                                                                                              val         val          val
IDCK
DE
                                     HSYNC,
                                     VSYNC
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   35
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            36                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                              SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                 Data Sheet
blank Pixel 0 Pixel 1 Pixel 2 Pixel 3 Pixeln - 1 Pixel n blank blank blank
D[35:28] val Cb0[7:0] Cr0[7:0] Cb2[7:0] Cr2[7:0] Crn-1[7:0] Cbn-1[7:0] val val val
D[23:16] val Y0[7:0] Y1[7:0] Y2[7:0] Y3[7:0] Yn -1[7:0] Yn [7:0] val val val
IDCK
DE
                                    HSYNC,
                                    VSYNC
blank Pixel 0 Pixel 1 Pixel 2 Pixel 3 Pixeln - 1 Pixel n blank blank blank
D[35:28] val Cb0[9:2] Cr0[9:2] Cb2[9:2] Cr2[9:2] Crn-1[9:2] Cbn-1[9:2] val val val
D[23:16] val Y0[9:2] Y1[9:2] Y2[9:2] Y3[9:2] Y n -1[9:2] Y n [9:2] val val val
D[11:10] val Cb0[1:0] Cr0[1:0] Cb2[1:0] Cr2[1:0] Crn-1[1:0] Cbn-1[1:0] val val val
D[7:6] val Y0[1:0] Y1[1:0] Y2[1:0] Y3[1:0] Y n -1[1:0] Y n [1:0] val val val
IDCK
DE
                                    HSYNC,
                                    VSYNC
blank Pixel 0 Pixel 1 Pixel 2 Pixel 3 Pixeln - 1 Pixel n blank blank blank
D[35:28] val Cb0[11:4] Cr0[11:4] Cb2[11:4] Cr2[11:4] Crn-1[11:4] Cbn-1[11:4] val val val
D[23:16] val Y0[11:4] Y1[11:4] Y2[11:4] Y3[11:4] Yn-1[11:4] Yn[11:4] val val val
D[11:8] val Cb0[3:0] Cr0[3:0] Cb2[3:0] Cr2[3:0] Crn-1[3:0] Cbn-1[3:0] val val val
D[7:4] val Y0[3:0] Y1[3:0] Y2[3:0] Y3[3:0] Yn-1[3:0] Yn[3:0] val val val
IDCK
DE
                                    HSYNC,
                                    VSYNC
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   37
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            38                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                              SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                 Data Sheet
IDCK
                       Active
                       video
IDCK
                       Active
                       video
IDCK
                       Active
                       video
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   39
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
D[23:16] val Cb0[7:0] Y0[7:0] Cr0[7:0] Y1[7:0] Cb2[7:0] Y2[7:0] Cr2[7:0] Y3[7:0] Cbn-1[7:0] Yn-1[7:0] Crn-1[7:0] Yn[7:0] val
IDCK
DE
                 HSYNC
                 VSYNC
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            40                                                                                                                                                                                         SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                                  SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                     Data Sheet
D[23:16] val Cb0[9:2] Y0[9:2] Cr0[9:2] Y1[9:2] Cb2[9:2] Y2[9:2] Cr2[9:2] Y3[9:2] Cbn-1[9:2] Yn-1[9:2] Crn-1[9:2] Yn[9:2] val
D[7:6] val Cb0[1:0] Y0[1:0] Cr0[1:0] Y1[1:0] Cb2[1:0] Y2[1:0] Cr2[1:0] Y3[1:0] Cbn-1[1:0] Yn-1[1:0] Crn-1[1:0] Yn[1:0] val
IDCK
DE
                     HSYNC
                     VSYNC
D[23:16] val Cb0[11:4] Y0[11:4] Cr0[11:4] Y1[11:4] Cb2[11:4] Y2[11:4] Cr2[11:4] Y3[11:4] Cbn-1[11:4] Yn-1[11:4] Crn-1[11:4] Yn[11:4] val
D[7:4] val Cb0[3:0] Y0[3:0] Cr0[3:0] Y1[3:0] Cb2[3:0] Y2[3:0] Cr2[3:0] Y3[3:0] Cbn-1[3:0] Yn-1[3:0] Crn-1[3:0] Yn[3:0] val
IDCK
DE
                     HSYNC
                     VSYNC
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   41
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
IDCK
                   Active
                   video
Figure 6.19. 8-Bit Color Depth YC Mux 4:2:2 Embedded Sync Timing
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            42                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
IDCK
                       Active
                       video
Figure 6.20. 10-Bit Color Depth YC Mux 4:2:2 Embedded Sync Timing
IDCK
                       Active
                       video
Figure 6.21. 12-Bit Color Depth YC Mux 4:2:2 Embedded Sync Timing
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   43
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            44                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                                                SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                                   Data Sheet
                                               G0[3:0]      R0[7:4]        G1[3:0]      R1[7:4]        G2[3:0]      R2[7:4]       Gn-1[3:0]       Rn-1[7:4]      Gn[3:0]      Rn[7:4]
                     D[19:16]        val
                                              {Y0[3:0]}    {Cr0[7:4]}     {Y1[3:0]}    {Cr1[7:4]}     {Y2[3:0]}    {Cr2[7:4]}    {Yn-1[3:0]}     {Crn-1[7:4]}   {Yn[3:0]}    {Crn[7:4]}
                                                                                                                                                                                           val           val   val           val
                                              B0[7:4]       R0[3:0]       B1[7:4]       R1[3:0]       B2[7:4]       R0[3:0]       Bn-1[7:4]       Rn-1[3:0]      Bn[7:4]      Rn[3:0]
                      D[11:8]        val
                                             {Cb0[7:4]}    {Cr0[3:0]}    {Cb1[7:4]}    {Cr1[3:0]}    {Cb2[7:4]}    {Cr2[3:0]}    {Cbn-1[7:4]}    {Crn-1[3:0]}   {Cbn[7:4]}   {Crn[3:0]}
                                                                                                                                                                                           val           val   val           val
                                              B0[3:0]        G0[7:4]      B1[3:0]        G1[7:4]      B2[3:0]       G0[7:4]       Bn-1[3:0]      Gn-1[7:4]       Bn[3:0]       Gn[7:4]
                        D[7:4]       val
                                             {Cb0[3:0]}     {Y0[7:4]}    {Cb1[3:0]}     {Y1[7:4]}    {Cb2[3:0]}    {Y2[7:4]}     {Cbn-1[3:0]}    {Yn-1[7:4]}    {Cbn[3:0}     {Yn[7:4]}
                                                                                                                                                                                           val           val   val           val
IDCK
DE
                     HSYNC,
                     VSYNC
                                               G0[4:0]      R0[9:5]        G1[4:0]      R1[9:5]        G2[4:0]      R2[9:5]       Gn-1[4:0]       Rn-1[9:5]      Gn[4:0]      Rn[9:5]
                     D[18:14]        val
                                              {Y0[4:0]}    {Cr0[9:5]}     {Y1[4:0]}    {Cr1[9:5]}     {Y2[4:0]}    {Cr2[9:5]}    {Yn-1[4:0]}     {Crn-1[9:5]}   {Yn[4:0]}    {Crn[9:5]}
                                                                                                                                                                                           val           val   val           val
                                              B0[9:5]       R0[4:0]       B1[9:5]       R1[4:0]       B2[9:5]       R0[4:0]       Bn-1[9:5]       Rn-1[4:0]      Bn[9:5]      Rn[4:0]
                      D[11:7]        val
                                             {Cb0[9:5]}    {Cr0[4:0]}    {Cb1[9:5]}    {Cr1[4:0]}    {Cb2[9:5]}    {Cr2[4:0]}    {Cbn-1[9:5]}    {Crn-1[4:0]}   {Cbn[9:5]}   {Crn[4:0]}
                                                                                                                                                                                           val           val   val           val
                                              B0[4:0]        G0[9:5]      B1[4:0]        G1[9:5]      B2[4:0]       G0[9:5]       Bn-1[4:0]      Gn-1[9:5]       Bn[4:0]       Gn[9:5]
                        D[6:2]       val
                                             {Cb0[4:0]}     {Y0[9:5]}    {Cb1[4:0]}     {Y1[9:5]}    {Cb2[4:0]}    {Y2[9:5]}     {Cbn-1[4:0]}    {Yn-1[9:5}     {Cbn[4:0}     {Yn[9:5]}
                                                                                                                                                                                           val           val   val           val
IDCK
DE
                     HSYNC,
                     VSYNC
                                               G0[5:0]      R0[11:6]       G1[5:0]      R1[11:6]       G2[5:0]      R2[11:6]      Gn-1[5:0] Rn-1[11:6]           Gn[5:0]      Rn[11:6]
                     D[17:12]        val
                                              {Y0[5:0]}    {Cr0[11:6]}    {Y1[5:0]}    {Cr1[11:6]}    {Y2[5:0]}    {Cr2[11:6]}   {Yn-1[5:0]} {Crn-1[11:6]}      {Yn[5:0]}    {Crn[11:6]}
                                                                                                                                                                                           val           val   val           val
                                              B0[11:6]      R0[5:0]       B1[11:6]      R1[5:0]       B2[11:6]      R2[5:0]      Bn-1[11:6]       Rn-1[5:0]    Bn[11:6]       Rn[5:0]
                      D[11:6]        val
                                             {Cb0[11:6]}   {Cr0[5:0]}    {Cb1[11:6]}   {Cr1[5:0]}    {Cb2[11:6]}   {Cr2[5:0]}    {Cbn-1[11:6]}   {Crn-1[5:0]} {Cbn[11:6]}    {Crn[5:0]}
                                                                                                                                                                                           val           val   val           val
                                              B0[5:0]       G0[11:6]      B1[5:0]       G1[11:6]      B2[5:0]       G2[11:6]      Bn-1[5:0]      Gn-1[11:6]      Bn[5:0]      Gn[11:6]
                        D[5:0]       val
                                             {Cb0[5:0]}    {Y0[11:6]}    {Cb1[5:0]}    {Y1[11:6]}    {Cb2[5:0]}    {Y2[11:6]}    {Cbn-1[5:0]}    {Yn-1[11:6]}   {Cbn[5:0]}   {Yn[11:6]}
                                                                                                                                                                                           val           val   val           val
IDCK
DE
                     HSYNC,
                     VSYNC
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                                     45
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
                                          G0[7:0]      R0[15:8]       G1[7:0]      R1[15:8]      G2[7:0]      R2[15:8]      Gn-1[7:0] Rn-1[15:8]          Gn[7:0]      Rn[15:8]
                 D[23:16]       val
                                         {Y0[7:0]}    {Cr0[15:8]}    {Y1[7:0]}    {Cr1[15:8]}   {Y2[7:0]}    {Cr2[15:8]}   {Yn-1[7:0]} {Crn-1[15:8]}     {Yn[7:0]}    {Crn[15:8]}
                                                                                                                                                                                    val           val   val           val
                                         B0[15:8]      R0[7:0]       B1[15:8]      R1[7:0]    B2[15:8]        R0[7:0]       Bn-1[15:8]      Rn-1[7:0]    Bn[15:8]      Rn[7:0]
                  D[15:8]       val
                                        {Cb0[15:8]}   {Cr0[7:0]}    {Cb1[15:8]}   {Cr1[7:0]} {Cb2[15:8]}     {Cr2[7:0]}    {Cbn-1[15:8]}   {Crn-1[7:0]} {Cbn[15:8]}   {Crn[7:0]}
                                                                                                                                                                                    val           val   val           val
                                         B0[7:0]       G0[15:8]      B1[7:0]       G1[15:8]      B2[7:0]      G0[15:8]      Bn-1[7:0]      Gn-1[15:8]     Bn[7:0]      Gn[15:8]
                   D[7:0]       val
                                        {Cb0[7:0]}    {Y0[15:8]}    {Cb1[7:0]}    {Y1[15:8]}    {Cb2[7:0]}   {Y2[15:8]}    {Cbn-1[7:0]}    {Yn-1[15:8}   {Cbn[7:0}    {Yn[15:8]}
                                                                                                                                                                                    val           val   val           val
IDCK
DE
                 HSYNC,
                 VSYNC
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            46                                                                                                                                                                                                 SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                               SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                  Data Sheet
7. Design Recommendations
                                                                                                                                                          3.3 V
                                                                                                                                          L1
                                                                VCC Pin
                                                                                                C1                   C2                                        C3
                                                                   GND
VCC
C1 C2 L1
VCC
Ferrite
GND C3
Via to GND
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   47
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            48                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
8. Packaging
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   49
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
                                                                         D
                                                                         D1
                                                                5.00 ± 0.20
                                                100                                             76
                                                                                                                                                                              R1
                                                                                                          75
                                                                                                                                                                                  R2
                                                                                                                                                                                        GAGE PLANE
                      PIN 1                                                                                                                                                       .25
                                                                                                                  5.00 ± 0.20
                   IDENTIFIER
                                                                                                                                                               S
                                                                                                                                     E1      E
                                                                                                                                                                        L
                                                                                                                                                                   L1
                                                                                                                                                              Detail A
                                      25                                                                  51
                                                26                                              50
                                                                  e                  b
                                                                                                          See Detail A
                   A      A2
                               A1                                                                                          C
                                                                                                     ccc C
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            50                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
Logo
                                                                                      SiIxxxxrpppp-sXXXX
                                                          Product
                                                      Designation                                                                  Special
                                                                                                                                   Designation
                                                           Revision
                                                                                                                                   Speed
                                                  Package Type
                                                                                                                   SiI9136/1136CTU
                                                                                                                   DATECODE
                                                                     Region/Country of Origin                     @
                                                                          Pin 1 Indicator
The universal package can be used in lead-free and ordinary process lines.
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   51
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
References
            Standards Documents
            This is a list of standards abbreviations appearing in this document, and references to their respective specifications
            documents.
            Abbreviation              Standards publication, organization, and date
            HDMI                      High Definition Multimedia Interface, Revision 1.4a, HDMI Consortium, March 2010
            HCTS                      HDMI Compliance Test Specification, Revision 1.4a, HDMI Consortium, March 2010
            HDCP                      High-bandwidth Digital Content Protection, Revision 1.4, Digital Content Protection, LLC; July 2009
            E-EDID                    Enhanced Extended Display Identification Data Standard, Release A Revision 1, VESA; Feb. 2000
            E-DID IG                  VESA EDID Implementation Guide, VESA, June 2001
            CEA-861-D                 A DTV Profile for Uncompressed High Speed Digital Interfaces, EIA/CEA; July 2006
            EDDC                      Enhanced Display Data Channel Standard, Version 1.1, VESA; March 2004
            ITU-R BT.601              Studio encoding parameters of digital television for standard 4:3 and wide screen 16:9 aspect ratios, International
                                      Telecommunications Union, January 2007
            ITU-R BT.656              Interface for digital component video signals in 525-line and 625-line television systems operating at the 4:2:2 level
                                      of Recommendation ITU-R BT.601, International Telecommunications Union, December 2007
            ITU-R BT.709              Parameter values for the HDTV standards for production and international programme exchange, International
                                      Telecommunications Union, April 2002
            IEC 61966-2-4             Multimedia systems and equipment - Colour measurement and management - Part 2-4: Colour management -
                                      Extended-gamut YCC colour space for video applications – xvYCC, International Electrotechnical Commission,
                                      January 2006
            ACPI                      Advanced Configuration and Power Interface, Revision 4.0, Hewlett-Packard/Intel/Microsoft/Phoenix/
                                      Toshiba, June, 2009
            BTA T-1004                Video Signal Interfaces for EDTV-II Studio Equipment, Version 1.0, ARIB; June 1995
            Standards Groups
            For information on the specifications that apply to this document, contact the responsible standards groups appearing
            on this list.
            Standards Organization                                                                              Web URL
            ANSI/EIA/CEA                                                                                        http://global.ihs.com
            VESA                                                                                                http://www.vesa.org
            HDCP                                                                                                http://www.digital-cp.com
            DVI                                                                                                 http://www.ddwg.org
            HDMI                                                                                                http://www.hdmi.org
            ITU                                                                                                 http://www.itu.int
            IEC                                                                                                 http://www.iec.org
            ARIB                                                                                                http://www.arib.or.jp
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            52                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                                                                                                                                             SiI9136-3/SiI1136 HDMI Deep Color Transmitter
                                                                                                                                                                                Data Sheet
                 Technical Support
                 For technical support questions, contact your regional sales manufacturer representative or distributor. For contact
                 information, visit the Lattice Semiconductor web site at www.latticesemi.com.
                   © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                          trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
                 SiI-DS-1084-D                                                                                                                                                                                   53
Downloaded from Arrow.com.
            SiI9136-3/SiI1136 HDMI Deep Color Transmitter
            Data Sheet
            Revision History
            Revision D, June 2017
            Marking spec changed as per PCN13A16. Added Figure 8.3. Alternate Topside Marking.
            Revision C, February 2016
            Added SiI1136 transmitter support and updated to latest template.
            Revision B, July 2013
            1.     Add YC Mux 480i support.
            2.     Update to 300 MHz maximum frequency in Deep Color Support section.
            3.     Update Table 19 for 4K formats.
            4.     Update Table 24 and Table 25 for correct order of sending Cr0 and Cb1.
            Revision A, October 2010
            First Production release.
              © 2010-2017 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are
                                     trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
            54                                                                                                                                                                              SiI-DS-1084-D
Downloaded from Arrow.com.
                             7th Floor, 111 SW 5th Avenue
                                Portland, OR 97204, USA
                                         T 503.268.8000
                                   www.latticesemi.com